# Cheatography

| cs2100 midterms Cheat Sheet                    |         |
|------------------------------------------------|---------|
| by jackiechenjx via cheatography.com/194887/cs | /40724/ |

| Number System             |                                              |                            |
|---------------------------|----------------------------------------------|----------------------------|
|                           | 1s-com-<br>plement                           | 2s-com-<br>plement         |
| Min                       | -(2 <sup>n-1</sup> -1)                       | -(2 <sup>n-1</sup> )       |
| Max                       | 2 <sup>n-1</sup> -1                          | 2 <sup>n-1</sup> -1        |
| Zero(s)                   | 0, 2 <sup>n</sup> -1                         | 0                          |
| Negation                  | 2 <sup>n</sup> - X -1                        | 2 <sup>n</sup> -X          |
| Addition <sup>[1]</sup>   | Add carry out to result                      | Ignore carry<br>out        |
|                           | Sign-Magn-<br>itude                          | Excess                     |
| Min                       | -(2 <sup>n-1</sup> -1)                       | -excess                    |
| Max                       | 2 <sup>n-1</sup> -1                          | 2 <sup>n</sup> -excess-1   |
| Zero(s)                   | 0, 2 <sup>n-1</sup>                          | excess                     |
|                           | Diminished<br>radix<br>(r-1)'s<br>complement | Radix<br>r's<br>complement |
| Definition <sup>[2]</sup> | (r^n - 1) - X                                | r <sup>n</sup> - X         |

ASCII: 1bit parity + 7bit content C string: Should end with '\0' <sup>[1]</sup> overflow if the result is opposite sign of A and B <sup>[2]</sup> radix -> base (e.g. 999...99 - X for base-9)

# MIPS - Assemblybranch/jump<br/>labelsDoes not count as instn.<br/>labelslw & swShould use offset in<br/>multiple of 4InstructionInitial instn.<br/>+num of loops<br/>\* loop instn.<br/>+ exit loop instn.

+ end instn.

MIPS - Memory

32 registers, each 32-bit (4-byte) long Each word contains 32 bits (4 bytes) Memory addresses are 32-bit long 2<sup>30</sup> memory words<sup>[1]</sup> [<sup>1]</sup> Consecutive words differ by 4 bytes

| MIPS - Encoding         |                                                                                                       |  |
|-------------------------|-------------------------------------------------------------------------------------------------------|--|
| branch                  | If the branch is <b>not taken</b> :<br>PC=PC+4<br>If the branch is <b>taken</b> :<br>PC=(PC+4)+immd*4 |  |
| I-format <sup>[1]</sup> | 16-bit immd only!                                                                                     |  |
| J-format <sup>[2]</sup> | 26-bit target address                                                                                 |  |
|                         | Max Jump: 256MB                                                                                       |  |

[1] li = lui upper 16-bit + ori lower 16-bit
[2] Actual address: 4-bit PC MSB + 26-bits +
2-bit word-aligned(00)

С

By jackiechenjx

Not published yet. Last updated 9th October, 2023. Page 1 of 2.

# ISA - Design Philosophy

| ISA - Design Thilosophy                                                |                                                                                                          |  |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| RISC                                                                   | CISC                                                                                                     |  |
| E.g. x86-32                                                            | E.g. MIPS, ARM                                                                                           |  |
| Single instru-<br>ction performs<br>complex<br>operation               | Small and simple instru-<br>ction set                                                                    |  |
| Smaller<br>program size<br>as memory<br>was premium                    | Complex implementation,<br>no room for hardware<br>optimizatio                                           |  |
| Complex<br>implement-<br>ation, no room<br>for hardware<br>optimizatio | Burden on software to<br>combine simpler<br>operations to implement<br>high-level language<br>statements |  |

# ISA - Data Storage

# Example for C = A+B

| Stack     | Accumu<br>lator | Register<br>(load-<br>store) | Memory-<br>Memory |
|-----------|-----------------|------------------------------|-------------------|
| Push<br>A | Load A          | Load<br>R1, A                | Add C, A, B       |
| Push<br>B | Add B           | Load R2,                     | В                 |
| Add       | Store C         | Add R3, R                    | 1, R2             |
| Pop<br>C  |                 | Store R3,                    | С                 |

Sponsored by CrosswordCheats.com Learn to solve cryptic crosswords! http://crosswordcheats.com

cheatography.com/jackiechenjx/

# Cheatography

# cs2100 midterms Cheat Sheet by jackiechenjx via cheatography.com/194887/cs/40724/

|                   |                                     |                |             | _ | _        |
|-------------------|-------------------------------------|----------------|-------------|---|----------|
| ISA - N           | lemory Addre                        | essing Mod     | е           |   | Da       |
| Big-En            | dian                                | Little-E       | ndian       |   | - '      |
| MSB s             | tored in                            | LSB sto        | ored in     |   | 4.       |
| lowest            | address                             | lowest         | address     | _ | Us       |
| MIPS              | is Big-Endian                       |                |             |   | St       |
| ISA - C           | Operations in I                     | nstructions    | Set         |   | Re<br>5. |
| Freque            | ently Used Ins                      | tructions      |             |   | U.       |
| Rank              | Instruction                         |                | Average %   |   |          |
| 1                 | Load                                |                | 22%         |   | С        |
| 2                 | Conditional                         | Branch         | 20%         |   | С        |
| 3                 | Compare                             |                | 16%         |   | Si       |
| 4                 | Store                               |                | 12%         |   | Re       |
|                   | 7 * 0.5 * t) + (<br>80 * t) -> Fast |                | :)          |   | AI       |
| Datapa            | ath                                 |                |             |   |          |
| Instruc           | tion Execution                      | n Cycle        |             |   |          |
| 1. Feto           | h                                   |                |             |   |          |
| Use th            | e PC to fetch                       | instn from     | memory      |   | AI       |
| Increment PC by 4 |                                     |                |             |   |          |
| 2. Dec            | ode                                 |                |             |   |          |
| Read t<br>type    | <b>he</b> opcode <b>to</b>          | determine      | instruction |   | Me       |
| Read f            | rom all neces                       | sary registe   | ers         |   | /M       |
| 3. Exe            | cute                                |                |             |   | Me       |
| Perform           | ms - Arithn                         | netic, shiftir | ng, logical |   | 110      |
|                   | - Addre                             | ess calculat   | lion        |   |          |
|                   |                                     |                |             |   |          |

# Datapath (cont)

| - Target address calculation                  |
|-----------------------------------------------|
| 4. Memory                                     |
| Use memory address calculated by ALU<br>Stage |
| Read from or write to data memory             |
| 5. Register Write                             |
| Write into registers                          |
|                                               |

### ontrol Path ontrol Execution Purpose ignal Decode/Fetc 0: egDst h Inst[20:16] 1: Inst[1-5:11] egWrite Decode/Fetch 0: Idle /RegWrite 1: Register write LUSrc ALU 0: Register RD 2 1: SignExt(Inst-[15:0]) LUcontrol ALU Select the operation to be performed 0: Idle lemRead Memory 1: AemWrite Performs RegWrite 1: Memory lemToReg RD 0: ALU result Memory 0: PC + 4 PCSrc /RegWrite 1: SignExt(Inst-[15:0]) << 2 + (PC + 4)

# ISA - Instruction

| Fixed Length Instruction Encoding |                                           |  |
|-----------------------------------|-------------------------------------------|--|
| Туре-А                            | 2 * 5-bit operands                        |  |
| Туре-В                            | 1 * 5-bit operand                         |  |
| Maximum                           | Maximise Type-B                           |  |
|                                   | 1 + (2 <sup>6</sup> - 1) * 2 <sup>5</sup> |  |
| Minimum                           | Maximise Type-A                           |  |
|                                   | $2^6 - 1 + 2^5$                           |  |

By jackiechenjx

- Register comparison

Not published yet. Last updated 9th October, 2023. Page 2 of 2. Sponsored by CrosswordCheats.com Learn to solve cryptic crosswords! http://crosswordcheats.com

cheatography.com/jackiechenjx/